Part Number Hot Search : 
IRF7807 SK100 TRMPB P6KE20 NVF28 IC16F ON1535 TEA0678T
Product Description
Full Text Search
 

To Download FAS236 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 QLogic Corporation
FAS216/216U/236/236U Fast Architecture SCSI Processor
Data Sheet
Features
s s s s s s s
Host application and 16-bit peripheral application support Compliance with ANSI SCSI standard X3.131-1994 Compliance with ANSI SCSI configured automatically (SCAM) protocol levels 1 and 2 Compliance with ANSI X3T10/855D SCSI-3 parallel interface (SPI) standard Compliance with ANSI X3T10/1071D Fast-20 standard Asynchronous data transfers up to 7 Mbytes/sec Synchronous data transfers up to 5 Mbytes/sec (normal SCSI), 10 Mbytes/sec (fast SCSI), and 20 Mbytes/sec (Ultra SCSI) I Programmable synchronous transfer period I Programmable synchronous transfer offsets up to 15 bytes
s s s s s s s s s s
24-bit transfer counter Initiator and target modes Differential driver protection (DIFFSENS) Direct memory access (DMA) burst transfer rate up to 20 Mbytes/sec Pipelined command structure 16-byte data FIFO between DMA and SCSI channels Parity pass-through on FIFO data Part-unique ID code On-chip, single-ended SCSI transceivers (48-mA drivers) Clock rates up to 40 MHz
SCSI DATA DB BUS FIFO
COMMAND TRANSFER COUNT REGISTER BUS (IN) SEL/RESEL BUS ID SEL/RESEL TIMEOUT SYNC PERIOD SYNC OFFSET/ SYNC ASSERT/ SYNC DEASSERT CLOCK CONVERSION CONFIGURATION PAD BUS TEST (SCAM) SEQUENCERS SEQUENCE STEP TRANSFER COUNTER
INTERRUPT
STATUS
REGISTER BUS (OUT)
SCSI CONTROL
NOTE:
SCAM APPLIES TO THE FAS216U AND FAS236U ONLY.
Figure 1. FAS2x6 Block Diagram
53236-580-00 C
FAS216/216U/236/236U
1
QLogic Corporation
NOTE: Throughout this data sheet, the term FAS2x6 refers to the FAS216, FAS216U, FAS236, and FAS236U unless otherwise noted.
SCAM Implementation
The FAS216U and FAS236U support levels 1 and 2 of the SCAM protocol. SCAM protocol requires direct access and control over the SCSI data bus and several of the SCSI phase and control signals. The majority of the SCAM protocol can be implemented in firmware at microprocessor speeds. The following SCAM features are supported in the chip hardware: s Arbitration without an ID s Slow response to selection with an unconfirmed ID s Detection of and response to SCAM selection
Product Description
The FAS2x6 chips are part of the QLogic SCSI processor family with features designed to facilitate SCSI-2 support (FAS216 and FAS236) and SCSI-3 support (FAS216U and FAS236U). The FAS216 and FAS236 can transfer synchronous data at 10 Mbytes/sec. The FAS216U and FAS236U can transfer data at 20 Mbytes/sec with SCAM support. The normal 5-Mbytes/sec transfer rate and the fast 10-Mbytes/sec transfer rate (FAS216U and FAS236U) are supported on-chip by setting the FASTSCSI bit (Configuration 3 register bit 4). Asynchronous transfers up to 7 Mbytes/sec are also supported. The FAS216U and FAS236U chips are firmware and pin compatible with the FAS216 and FAS236 chips, respectively. Figure 1 shows the FAS2x6 block diagram. The FAS2x6 replaces existing SCSI interface circuitry, which typically consists of discrete devices, an external driver, and a low-performance SCSI interface chip. The FAS2x6 contains a fast DMA interface; a 16-byte FIFO; and fast asynchronous and synchronous data interfaces to the SCSI bus, including drivers in single-ended mode. Differential mode requires external drivers. The FAS216 and FAS216U support single-ended mode; the FAS236 and FAS236U support single-ended and differential modes. Since the FAS2x6 operates in both initiator and target modes, it can be used in both host and peripheral applications. The chip performs such functions as bus arbitration, selection of a target, and reselection of an initiator. The FAS2x6 also handles message, command, status, and data transfers between the SCSI bus and its internal FIFO or between the SCSI bus and buffer memory. The chip maximizes protocol efficiency by utilizing a FIFO command pipeline and combination commands to minimize host intervention.
System Organization
The FAS2x6 controller systems support three main buses: the 8- or 16-bit data bus (DB), the 8-bit microprocessor address and data bus (PAD), and the 8-bit SCSI bus. The DB provides a path for DMA transfers through the FIFO. The PAD bus provides access to all internal registers. The FAS2x6 supports parity pass-through from the SCSI bus through the FIFO to the DB. This versatile split-bus architecture separates the two high-traffic information flows, the SCSI bus and DB bus, to provide maximum efficiency and throughput. Single- or split-bus configurations with 8- or 16-bit DMA are pin selectable. Table 1 shows chip operating conditions.
Interfaces
The FAS2x6 acts as an interface between the microprocessor and the SCSI bus in target or initiator mode. The other interfaces are described below: s Microprocessor Interface. The DB or PAD bus is the microprocessor interface to the FAS2x6. Both buses allow the microprocessor 8-bit read and write access to all chip registers, including the FIFO. The PAD bus allows microprocessor interface to the chip registers independent of DMA activity on the DB. s DMA Interface. The FAS2x6 logic transfers data to and from a buffer over the DB configured as 8 or 16 bits. (Each byte on the bus has its own parity.) If byte control mode (Configuration 2 register bit 5) is set, an external DMA controller can dictate how the bytes are placed on the bus.
Differential Driver Protection (FAS236/236U Only)
The FAS236/236U pins 5 (DIFFSENS) and 7 (EDIFFS) support the SCSI DIFFSENS differential driver protection function. The DIFFSENS function is enabled in differential mode when pins 5 and 7 are pulled up by an external device. The FAS236/236U is configured for differential mode operations when pin 87 (DIFFM) is low. If a single-ended device or terminator is connected while the chip is configured for differential operations, DIFFSENS becomes grounded, disabling the differential drivers. The Gross Error bit (Status register bit 6) is set and a disconnect interrupt is generated. The Gross Error bit and the disconnect interrupt are asserted as long as the DIFFSENS condition exists. The DIFFSENS function has no effect in single-ended mode.
Packaging
The pin diagrams for the FAS216/216U and FAS236/236U are shown in figures 2 and 3. Pins that support the FAS216/216U and FAS236/236U operations are shown in figures 4 and 5. Dimensions for the FAS216/216U 84-pin plastic leaderless chip carrier (PLCC) and the FAS236/236U 100-pin plastic quad flat pack (PQFP) are shown in figures 6 and 7.
2
FAS216/216U/236/236U
53236-580-00 C
QLogic Corporation
DBP1
DBP0
DB15
DB14
DB12
DB11
DB13
DB10
VSS
DB6
VSS 76
DB9
9
8
7
6
5
4
3
2
11
10
1
84
83
82
81
80
79
78
77
DB0
SDI0 SDI1 SDI2 SDI3 SDI4 SDI5 SDI6 SDI7 SDIP VDD VSS SDO0 SDO1 SDO2 SDO3 VSS SDO4 SDO5 SDO6 SDO7 SDOP
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
75 74 73 72 71 70 69 68 67 66 65
VSS
DB8
DB7
DB5
DB4
DB3
DB2
DB1
DBWR DACK DREQ PAD7 PAD6 PAD5 PAD4 VSS PAD3 PAD2 PAD1 PAD0 VDD CK A3, ALE A2, DBRD A1, BHE A0, SA0 CS RD WR
FAS216/216U 84-PIN PLCC
64 63 62 61 60 59 58 57 56 55 54
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52 INT
MODE1
Figure 2. FAS216/216U 84-Pin PLCC Pin Diagram
53236-580-00 C
MODE0
FAS216/216U/236/236U
RESET
REQI
ACKI
REQO
ACKO
MSG
BSYO
RSTO
SELO
BSYI
SELI
RSTI
VSS
VSS
ATN
IO
VSS
CD
53
3
QLogic Corporation
MODE0
RESET
MODE1
REQO
SDOP 52
ACKO
RSTO
VSS
VSS
NC
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
CS A0, SA0 A1, BHE A2, DBRD A3, ALE CK DIFFM VDD NC PAD0 PAD1 PAD2 PAD3 VSS VSS PAD4 PAD5 PAD6 PAD7 DREQ
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 1 2 3 4 5 6 7 8 9
51
SDO7
BSYO
SELO
REQI
ACKI
BSYI
RSTI
MSG
SELI
VSS
VSS
VSS
VSS
ATN
WR
INT
RD
CD
IO
NC
50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30
SDO6 SDO5 SDO4 VSS VSS SDO3 SDO2 SDO1 SDO0 VSS VSS NC VDD SDIP SDI7 SDI6 SDI5 SDI4 SDI3 SDI2
FAS236/236U 100-PIN PQFP
DIFFSENS
DB0
DB1
DB2
DB3
DB4
DB5
DB6
DB7
VSS
DB9
IGS
DB10
DB11
DB12
DB13
DBWR
DB15
SDI0
DACK
EDIFFS
DBP0
DBP1
Figure 3. FAS236/236U Pin Diagram
4
FAS216/216U/236/236U
DB14
SDI1
NC
TGS
VSS
DB8
NC
53236-580-00 C
QLogic Corporation
FAS216/216U
MICROPROCESSOR INTERFACE A0, SA0 A1, BHE A2, DBRD A3, ALE CS INT PAD7-0 RD WR 57 58 59 60 56 52 71-68, 66-63 55 54 48 37 42 46 35 40 41 39 47 36 DACK DMA AND MICROPROCESSOR INTERFACE DB15-0 DBP1-0 DBWR DREQ 73 10-3, 84-77 11, 1 74 72 49 43 20, 19-12 32, 31-28, 26-23 45 34 RESET RESET 53 50, 51 CLOCK CK 61 MODE1-0 MISC ACKI ACKO ATN BSYI BSYO CD IO MSG REQI REQO RSTI RSTO SDIP, SDI7-0 SDOP, SDO7-0 SELI SELO SCSI INTERFACE
POWER AND GROUND
VDD VSS
21, 62 SEE NOTE
NOTE:
VSS = 2, 22, 27, 33, 38, 44, 67, 75, 76
Figure 4. FAS216/216U Functional Signal Grouping
53236-580-00 C
FAS216/216U/236/236U
5
QLogic Corporation
FAS236/236U
A0, SA0 MICROPROCESSOR INTERFACE A1, BHE A2, DBRD A3, ALE CS INT PAD7-0 RD WR 82 83 84 85 81 76 99-96, 93-90 80 79 72 59 65 70 57 63 64 62 71 58 DACK DMA AND MICROPROCESSOR INTERFACE DB15-0 DBP1-0 DBWR DREQ 1 26-19, 15-8 27, 16 2 100 73 66 37, 36-29 52, 51-48, 45-42 69 56 ACKI ACKO ATN BSYI BSYO CD IO MSG REQI REQO RSTI RSTO SDIP, SDI7-0 SDOP, SDO7-0 SELI SELO SCSI INTERFACE
RESET
RESET
77
87 5 7 74, 75
DIFFM DIFFSENS EDIFFS MODE1-0
MISC
CLOCK
CK
86
POWER AND GROUND
VDD VSS
38, 88 SEE NOTE
4 6
IGS TGS
EXTERNAL TRANSCEIVER CONTROL
NO CONNECT
3, 28, 39, 53, 78,89
NOTE:
VSS = 17, 18, 40, 41, 46, 47, 54, 55, 60, 61, 67, 68, 94, 95
Figure 5. FAS236/236U Functional Signal Grouping
6
FAS216/216U/236/236U
53236-580-00 C
QLogic Corporation
0.045 X 45 CHFR 0.576 0.05 (NOM)
0.175 (NOM) 0.15 (NOM) 0.045 X 45 CHFR
1.19 SQ (NOM)
0.576
0.45
PIN 1 INDICATOR 1.12 SQ (NOM)
1.153 SQ (NOM)
0.028 (NOM)
0.018 (NOM) 0.072 (NOM) 0.010 X 45 CHFR (3) 0.093 (NOM) 0.025 (NOM) 0.107 (NOM) NOTE: ALL DIMENSIONS ARE IN INCHES. ALL DIMENSIONS ARE NOMINAL UNLESS SPECIFIED OTHERWISE.
Figure 6. FAS216/216U 84-Pin PLCC Mechanical Drawings
23.9 0.25 20.00 PIN 80 PIN 81 PIN 51 A
PIN 50 17.9 0.25 14.00 4 TYPICAL INDEX MARK PIN 31 0.8 + 0.15 PIN 100 PIN 1 PIN 30
0.13 MIN 0.23 MAX 3.4 MAX
0.13 MIN 0.22 MIN 0.38 MAX 0.65 BSC 1.95 REF
DETAIL A NOTE: ALL DIMENSIONS ARE IN MILLIMETERS. ALL DIMENSIONS ARE NOMINAL UNLESS SPECIFIED OTHERWISE.
Figure 7. FAS236/236U 100-Pin PQFP Mechanical Drawings
53236-580-00 C
FAS216/216U/236/236U
7
QLogic Corporation
Electrical Characteristics
Table 1. Operating Conditions
Symbol VDD IDDa IDDb TA Description Supply voltage Supply current (static IDD) Supply current (dynamic IDD) Ambient temperature 0 Minimum 4.75 Maximum 5.25 4 40-60 70 Unit V mA mA
oC
Table Notes Conditions not within operating conditions but within the absolute maximum stress ratings may cause the chip to malfunction. a Static IDD is measured with no clocks running and all inputs forced to VDD, all outputs unloaded, and all bidirectional pins configured as inputs. bDynamic IDD is dependent on the application.
Specifications are subject to change without notice. QLogic is a trademark of QLogic Corporation.
(c)October 4, 1996 QLogic Corporation, 3545 Harbor Blvd., Costa Mesa, CA 92626, (800) ON-CHIP-1 or (714) 438-2200
8
FAS216/216U/236/236U
53236-580-00 C


▲Up To Search▲   

 
Price & Availability of FAS236

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X